

# **CND 211: Advanced Digital Design**

# Midterm Exam #: lab 8

# Section #:

# Submitted by:

| Student Name           | ID        |
|------------------------|-----------|
| Ahmed mokhtar masoud   | V23010307 |
| Eslam asaad mahmoud    | V23010461 |
| Serbenas seif el-eslam | V23010565 |
| Ahmed Mohamed Rashad   | V23009920 |
| Hassan Tarek           | V23010729 |

Submitted to TA: Eng. Hossam

Date: / /2024



#### **Answers**

#### **Q.1**

link block

false

auto

core\_offset {10}

open\_block /home/vlsi/lab8/pnr/counter.dlib:pit\_top.design set\_parasitic\_parameters -late\_spec maxTLU -early\_spec minTLU initialize\_floorplan -core\_utilization 0.6 -side\_ratio {1 1} set app options -name place.coarse.fix hard macros -value set\_app\_options -name plan.place.auto\_create\_blockages -value

.... put your script for floor planning

create\_placement -floorplan create\_block\_pin\_constraint -allowed\_layers {M3 M4 M5 M6} save\_block counter.dlib:pit\_top.design











# **Q.2**

### Task 1

- 1- Type:From Reg(fliflop) To Output Port
- 2- propagation: 3.899 ns
- 3-Tc2q = 0.117 n

slack =

+ 2.066 (+ve slack → No Setup Violation)

4- max frequency = 94.55 GHz

#### Task 2

- 1- Type: From Input Port to Reg(Fliflip)
- 2- Slack = (+0.95 slack) -> No Violation